SN74HC166D

595-SN74HC166D
SN74HC166D

Mfr.:

Description:
Counter Shift Registers 8-Bit Parallel-Load

Lifecycle:
End of Life:
Scheduled for obsolescence and will be discontinued by the manufacturer.
ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 1,250

Stock:
1,250 Can Dispatch Immediately
Quantities greater than 1250 will be subject to minimum order requirements.
Minimum: 1   Multiples: 1
Unit Price:
€-.--
Ext. Price:
€-.--
Est. Tariff:

Pricing (EUR)

Qty. Unit Price
Ext. Price
€1.46 €1.46
€0.894 €8.94
€0.749 €18.73
€0.568 €68.16
€0.491 €137.48
€0.387 €387.00
€0.331 €834.12
€0.276 €2,760.00
€0.274 €5,480.00

Alternative Packaging

Mfr. Part No.:
Packaging:
Reel, Cut Tape, MouseReel
Availability:
In Stock
Price:
€1.18
Min:
1

Similar Product

Texas Instruments SN74HC166DR
Texas Instruments
Counter Shift Registers 8bit Parl Load Shift A 595-SN74HC166D A 595-SN74HC166D

Product Attribute Attribute Value Select Attribute
Texas Instruments
Product Category: Counter Shift Registers
RoHS:  
Serial/Parallel to Serial
1 Circuit
8 bit
SOIC-Narrow-16
HC
CMOS
5 / 3
150 ns, 30 ns, 26 ns
2 V
6 V
- 40 C
+ 85 C
Tube
Brand: Texas Instruments
Function: 8 Bit Parallel Load
Mounting Style: SMD/SMT
Number of Output Lines: 3 Line
Operating Supply Voltage: 2 V to 6 V
Product Type: Counter Shift Registers
Series: SN74HC166
Factory Pack Quantity: 40
Subcategory: Logic ICs
Unit Weight: 141.700 mg
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

This functionality requires JavaScript to be enabled.

TARIC:
8542319000
CNHTS:
8542399000
CAHTS:
8542390000
USHTS:
8542390090
JPHTS:
8542390990
MXHTS:
8542310399
ECCN:
EAR99

SN74HC166 8-Bit Parallel-Load Shift Registers

Texas Instruments SN74HC166 8-Bit Parallel-Load Shift Registers feature gated clock inputs (CLK, CLK INH) and an overriding clear (CLR) input. The shift/load (SH/LD) input establishes the parallel-in or serial-in modes. When high, SH/LD enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. Serial data flow is inhibited during parallel loading. Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate. This feature permits one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This feature allows the system clock to run freely, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high. The CLR on the Texas Instruments SN74HC166 overrides all other inputs, including CLK, and resets all flip-flops to zero.